Skip to content

Commit ba98e18

Browse files
finley1226rkhuangtao
authored andcommitted
arm64: dts: rockchip: px30: Change armclk rate to 600MHz
The initial voltage may be too low for 816MHz and it is enough for 600MHz. And as the alternate pll clock of armclk is created when pmucru driver initialize, so move ARMCLK to pmucru node. Change-Id: I1f443d55c74e5212a19e42e08b54ec946b4692d6 Signed-off-by: Finley Xiao <finley.xiao@rock-chips.com>
1 parent 403e528 commit ba98e18

2 files changed

Lines changed: 12 additions & 14 deletions

File tree

arch/arm64/boot/dts/rockchip/px30.dtsi

Lines changed: 10 additions & 10 deletions
Original file line numberDiff line numberDiff line change
@@ -989,8 +989,8 @@
989989
#clock-cells = <1>;
990990
#reset-cells = <1>;
991991

992-
assigned-clocks = <&cru PLL_NPLL>, <&cru ARMCLK>;
993-
assigned-clock-rates = <1188000000>, <816000000>;
992+
assigned-clocks = <&cru PLL_NPLL>;
993+
assigned-clock-rates = <1188000000>;
994994
};
995995

996996
cpu_boost: cpu-boost@ff2b8000 {
@@ -1007,16 +1007,16 @@
10071007

10081008
assigned-clocks =
10091009
<&pmucru PLL_GPLL>, <&pmucru PCLK_PMU_PRE>,
1010-
<&pmucru SCLK_WIFI_PMU>, <&cru ACLK_BUS_PRE>,
1011-
<&cru ACLK_PERI_PRE>, <&cru HCLK_BUS_PRE>,
1012-
<&cru HCLK_PERI_PRE>, <&cru PCLK_BUS_PRE>,
1013-
<&cru SCLK_GPU>;
1010+
<&pmucru SCLK_WIFI_PMU>, <&cru ARMCLK>,
1011+
<&cru ACLK_BUS_PRE>, <&cru ACLK_PERI_PRE>,
1012+
<&cru HCLK_BUS_PRE>, <&cru HCLK_PERI_PRE>,
1013+
<&cru PCLK_BUS_PRE>, <&cru SCLK_GPU>;
10141014
assigned-clock-rates =
10151015
<1200000000>, <100000000>,
1016-
<26000000>, <200000000>,
1017-
<200000000>, <150000000>,
1018-
<150000000>, <100000000>,
1019-
<200000000>;
1016+
<26000000>, <600000000>,
1017+
<200000000>, <200000000>,
1018+
<150000000>, <150000000>,
1019+
<100000000>, <200000000>;
10201020
};
10211021

10221022
usb2phy_grf: syscon@ff2c0000 {

arch/arm64/boot/dts/rockchip/rk3326.dtsi

Lines changed: 2 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -7,10 +7,8 @@
77
#include "px30.dtsi"
88

99
&cru {
10-
assigned-clocks =
11-
<&cru PLL_NPLL>, <&cru ARMCLK>;
12-
assigned-clock-rates =
13-
<1040000000>, <816000000>;
10+
assigned-clocks = <&cru PLL_NPLL>;
11+
assigned-clock-rates = <1040000000>;
1412
};
1513

1614
&gpu_opp_table {

0 commit comments

Comments
 (0)